## 150 mA dual DC-DC converter with LDO for powering AMOLED displays

## Features

- Step-up with LDO and inverter converters
- Operating input voltage range from 2.3 V to 4.8 V
- Synchronous rectification for both DC-DC converters
- Minimum 150 mA output current
- LDO post regulator for 4.6 V fixed positive output to provide line and load transient response with minimum output voltage ripple
- Programmable negative voltage by $\mathrm{S}_{\text {WIRE }}$ from -2.4 V to -5.4 V at 100 mV steps
■ Typical efficiency: $82 \%$
- Pulse skipping mode in light load condition

■ 1.5 MHz PWM mode control switching frequency

- Enable pin for shutdown mode

■ Low quiescent current in shutdown mode

- Soft-start with inrush current protection
- Overtemperature protection
- Temperature range: $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

■ True-shutdown mode
■ Package DFN (3x3) 12 leads 0.6 mm height

## Applications

- Active matrix AMOLED power supply in portable devices
- Cellular phones
- Camcorders and digital still cameras
- Multimedia players



## Description

The STOD03B is a dual DC-DC converter for AMOLED display panels. It integrates a step-up and an inverting DC-DC converter making it particularly suitable for battery operated products, in which the major concern is the overall system efficiency. It works in pulse skipping mode during low load conditions and PWM-MODE at 1.5 MHz frequency for medium/high load conditions. The high frequency allows the value and size of external components to be reduced. The 4.6 V output is provided by an LDO in cascade with the step-up converter. This allows a noise and ripple free positive output for the AMOLED panel to provide stable picture quality. The Enable pin allows the device to be turned off, therefore reducing the current consumption to less than $1 \mu \mathrm{~A}$. The negative output voltage can be programmed by an MCU through a dedicated pin which implements single-wire protocol. Soft-start with controlled inrush current limit and thermal shutdown are integrated functions of the device.

Table 1. Device summary

| Order code | Positive voltage | Negative voltage | Package | Packaging |
| :---: | :---: | :---: | :---: | :---: |
| STOD03BTPUR | 4.6 V | -2.4 V to -5.4 V | DFN12L $(3 \times 3 \mathrm{~mm})$ | 3000 parts per reel |

## Contents

1 Schematic ..... 3
2 Pin configuration ..... 5
3 Maximum ratings ..... 6
4 Electrical characteristics ..... 7
5 Typical performance characteristics ..... 9
6 Detailed description ..... 10
6.1 $S_{\text {WIRE }}$ ..... 10
6.1.1 $S_{\text {WIRE }}$ features and benefits ..... 10
6.1.2 $S_{\text {WIRE }}$ protocol ..... 10
6.1.3 $S_{\text {WIRE }}$ basic operations ..... 10
6.2 Negative output voltage levels ..... 11
6.3 Enable and $\mathrm{S}_{\text {WIRE }}$ ..... 11
7 Application information ..... 12
7.1 External passive components ..... 12
7.1.1 Inductor selection ..... 12
7.1.2 Input and output capacitor selection ..... 13
7.2 Recommended PCB layout ..... 13
8 Detailed description ..... 15
8.1 General description ..... 15
8.1.1 Multiple operation modes ..... 15
8.1.2 Enable pin ..... 16
8.1.3 Soft-start and inrush current limiting ..... 16
8.1.4 Undervoltage lockout ..... 16
8.1.5 Overtemperature protection ..... 16
9 Package mechanical data ..... 17
10 Revision history ..... 21

## 1 Schematic

Figure 1. Application schematic


Table 2. Typical external components

| Comp. | Manufacturer | Part number | Value | Size | Ratings |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{L}_{1}{ }^{(1)}$ | $\begin{aligned} & \text { COILCRAFT } \\ & \text { MURATA } \\ & \text { SEMCO } \\ & \text { ABCO } \\ & \text { ABCO } \end{aligned}$ | LPS4012-472ML LQH3NPN4R7MJO CIG22B4R7MNE LPF2810T-4R7M LPF2807T-4R7M | $4.7 \mu \mathrm{H}$ | $\begin{aligned} & 4.0 \times 4.0 \times 1.2 \\ & 3.0 \times 3.0 \times 1.1 \\ & 2.5 \times 2.0 \times 1.0 \\ & 2.8 \times 2.8 \times 1.0 \\ & 2.8 \times 2.8 \times 0.7 \end{aligned}$ | $\pm 20 \%$, curr. 1.7 A , res. $0.175 \Omega$ $\pm 20 \%$, curr. 1.1 A , res. $0.156 \Omega$ $\pm 20 \%$, curr. 1.1 A , res. $0.300 \Omega$ $\pm 20 \%$, curr. 0.85 A , res. $0.33 \Omega$ $\pm 20 \%$, curr. 0.70 A , res. $0.44 \Omega$ |
| $\mathrm{L}_{2}{ }^{(2)}$ | COILCRAFT <br> MURATA <br> TOKO <br> ABCO | LPS4012-472ML LQH3NPN4R7MJ0 DFE252012C 1239AS-H- 4R7N LPF2807T-4R7M | $4.7 \mu \mathrm{H}$ | $\begin{aligned} & 4.0 \times 4.0 \times 1.2 \\ & 3.0 \times 3.0 \times 1.1 \\ & 2.5 \times 2.0 \times 1.2 \\ & 2.8 \times 2.8 \times 0.7 \end{aligned}$ | $\begin{aligned} & \pm 20 \% \text {, curr. } 1.7 \mathrm{~A} \text {, res. } 0.175 \Omega \\ & \pm 20 \% \text {, curr. } 1.1 \mathrm{~A} \text {, res. } 0.156 \Omega \\ & \pm 30 \% \text {, curr. } 1.2 \mathrm{~A} \text {, res. } 0.252 \Omega \\ & \pm 20 \% \text {, curr. } 0.70 \mathrm{~A} \text {, res. } 0.44 \Omega \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | MURATA TAIYO YUDEN | GRM219R61A106KE44 LMK212BJ106KD-T | 10بF | $\begin{aligned} & 0805 \\ & 0805 \end{aligned}$ | $\begin{aligned} & \pm 10 \%, \text { X5R, } 10 \mathrm{~V} \\ & \pm 10 \%, X 5 R, 10 \mathrm{~V} \end{aligned}$ |
| $\mathrm{C}_{01}$ | MURATA TAIYO YUDEN | GRM219R61A106KE44 LMK212BJ106KD-T | 10رF | $\begin{aligned} & 0805 \\ & 0805 \end{aligned}$ | $\begin{aligned} & \pm 10 \%, X 5 R, 10 V \\ & \pm 10 \%, X 5 R, 10 V \end{aligned}$ |
| $\mathrm{C}_{\mathrm{O} 2}$ | MURATA TAIYO YUDEN | GRM219R61A106KE44 LMK212BJ106KD-T | 10رF | $\begin{aligned} & 0805 \\ & 0805 \end{aligned}$ | $\begin{aligned} & \pm 10 \%, X 5 R, 10 V \\ & \pm 10 \%, X 5 R, 10 V \end{aligned}$ |

Table 2. Typical external components (continued)

| Comp. | Manufacturer | Part number | Value | Size | Ratings |
| :---: | :---: | :---: | :---: | :---: | :---: |
| C $_{\text {MID }}$ | MURATA | GRM219R61A106KE44 | $10 \mu \mathrm{~F}$ | 0805 | $\pm 10 \%$, X5R, 10V |
|  | TAIYO YUDEN | LMK212BJ106KD-T |  | 0805 | $\pm 10 \%$, X5R, 10V |
| C $_{\text {REF }}$ | MURATA | GRM185R60J105KE26 | $1 \mu \mathrm{~F}$ | 0805 | $\pm 10 \%$, X5R, 10V |
|  | TAIYO YUDEN | JMK107BJ105KK-T |  | 0805 | $\pm 10 \%$, X5R,10V |

1. A 200 mA load can be provided with inductor saturation current as a minimum of 0.6 A .
2. For $\mathrm{V}_{\mathrm{O} 2}$ in a range between -4.9 V to -5.4 V , a load current of 150 mA to 200 mA can be provided using inductors with a saturation current as a minimum of 1 A . See Section 7.1.1.

Note: $\quad$ All the above components refer to the typical application performance characteristics. Operation of the device is not limited to the choice of these external components. Inductor values ranging from $3.3 \mu \mathrm{H}$ to $6.8 \mu \mathrm{H}$ can be used together with STODO3B.

Figure 2. Block schematic


## 2 Pin configuration

Figure 3. Pin configuration (top view)


Table 3. Pin description

| Pin name | Pin $\mathbf{n}^{\circ}$ | Description |
| :---: | :---: | :--- |
| Lx $_{1}$ | 1 | Boost converter switching node |
| PGND | 2 | Power ground pin |
| $\mathrm{V}_{\text {MID }}$ | 3 | Step-up converter output voltage (4.9V) |
| $\mathrm{V}_{\text {O1 }}$ | 4 | 4.6 V fixed LDO output |
| AGND | 5 | Signal ground pin. This pin must be connected to the power ground layer |
| $\mathrm{V}_{\text {REF }}$ | 6 | Voltage reference output. 1 $\mu$ F bypass capacitor must be connected <br> between this pin and AGND |
| $\mathrm{S}_{\text {WIRE }}$ | 7 | Negative voltage setting pin. |
| EN | 8 | Enable control pin. High 1 <br> converter on; low or floating = converter in shutdown mode (1) |
| $\mathrm{V}_{\text {O2 }}$ | 9 | Inverting converter output voltage |
| Lx $_{2}$ | 10 | Inverting converter switching node |
| $\mathrm{V}_{\text {IN A }}$ | 11 | Analogic input supply voltage |
| $\mathrm{V}_{\text {iN }}$ | 12 | Power input supply voltage |
|  | Exposed <br> pad | Internally connected to AGND. Exposed pad must be connected to ground <br> layers in the PCB layout in order to guarantee proper operation of the <br> device |

1. No pull-up/pull-down resistors are needed.

## 3 Maximum ratings

Table 4. Absolute maximum ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {INA }}, \mathrm{V}_{\text {INP }}$ | DC supply voltage | -0.3 to 6 | V |
| $\mathrm{EN}, \mathrm{S}_{\text {WIRE }}$ | Logic input pins | -0.3 to 4.6 | V |
| $\mathrm{IL}_{\mathrm{X} 2}$ | Inverting converter switching current | Internally limited | A |
| $\mathrm{L}_{\mathrm{X} 2}$ | Inverting converter switching node voltage | -10 to $\mathrm{V}_{\text {INP }}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{O} 2}$ | Inverting converter output voltage | -10 to $\mathrm{AGND}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{O} 1}, \mathrm{~V}_{\text {MID }}$ | LDO and step-up converter output voltage | -0.3 to 6 | V |
| $\mathrm{~L}_{\mathrm{X} 1}$ | Step-up converter switching node voltage | -0.3 to $\mathrm{V}_{\text {MID }}+0.3$ | V |
| $\mathrm{IL}_{\mathrm{X} 1}$ | Step-up converter switching current | Internally limited | A |
| $\mathrm{V}_{\text {REF }}$ | Reference voltage | -0.3 to 3 | V |
| $\mathrm{P}_{\mathrm{D}}$ | Power dissipation | Internally limited | mW |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature range | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{J}$ | Maximum junction temperature | 150 | ${ }^{\circ} \mathrm{C}$ |
| ESD | Human Body Model Protection | $\pm 2$ | kV |
|  | Machine Body Model Protection | $\pm 200$ | kV |

Note: $\quad$ Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these condition is not implied.

Table 5. Thermal data

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{R}_{\text {thJA }}$ | Thermal resistance junction-ambient | 33 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJc }}$ | Thermal resistance junction-case (FR-4 PCB) ${ }^{(1)}$ | 2.12 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

1. The package is mounted on a 4-layer (2S2P) JEDEC board as per JESD51-7.

## 4 Electrical characteristics

$\mathrm{T}_{J}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{INA}}=\mathrm{V}_{\mathrm{INP}}=3.7 \mathrm{~V}, \mathrm{I}_{\mathrm{O} 1,2}=30 \mathrm{~mA}, \mathrm{C}_{\mathrm{IN}}=2 \times 10 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{MID}}=2 \times 10 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{O} 1}=10 \mu \mathrm{~F}$,
$\mathrm{C}_{\mathrm{O} 2}=2 \times 10 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{REF}}=1 \mu \mathrm{~F}, \mathrm{~L} 1=\mathrm{L} 2=4.7 \mu \mathrm{H}, \mathrm{V}_{\mathrm{EN}}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{MID}}=4.9 \mathrm{~V}, \mathrm{~V}_{\mathrm{O} 1}=4.6 \mathrm{~V}$,
$\mathrm{V}_{\mathrm{O} 2}=-4.9 \mathrm{~V}$ unless otherwise specified.

## Table 6. Electrical characteristics

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| General section |  |  |  |  |  |  |
| $\mathrm{V}_{\text {INA, }} \mathrm{V}_{\text {INP }}$ | Supply input voltage |  | 2.3 |  | 4.8 | V |
| UVLO_H | Undervoltage lockout HIGH | $\mathrm{V}_{\text {INA }}$ rising |  | 2.22 | 2.25 | V |
| UVLO_L | Undervoltage lockout LOW | $V_{\text {INA }}$ falling | 1.9 | 2.18 |  | V |
| I_V ${ }_{\text {I }}$ | Input current | No load condition (sum of $V_{\text {INA }}$ and $V_{\text {INP }}$ ) |  | 1.3 | 1.7 | mA |
| $\mathrm{I}_{\text {Q_SH }}$ | Shutdown current | $\mathrm{V}_{\text {EN }}=\mathrm{GND}$ (sum of $\mathrm{V}_{\text {INA }}$ and $\mathrm{V}_{\text {INP }}$ ); $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$; |  |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {EN }} \mathrm{H}$ | Enable high threshold | $\mathrm{V}_{\text {INA }}=2.3 \mathrm{~V}$ to 4.8 V , <br> $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$; | 1.2 |  |  | V |
| $\mathrm{V}_{\text {EN }} \mathrm{L}$ | Enable low threshold |  |  |  | 0.4 |  |
| $\mathrm{I}_{\text {EN }}$ | Enable input current | $\begin{aligned} & \mathrm{V}_{\mathrm{EN}}=\mathrm{V}_{\text {INA }}=4.8 \mathrm{~V} ; \\ & \mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} ; \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{f}_{S}$ | Switching frequency | PWM mode | 1.35 | 1.5 | 1.65 | MHz |
| D1 ${ }_{\text {MAX }}$ | Step-up maximum duty cycle | No load |  | 87 |  | \% |
| D2 ${ }_{\text {MAX }}$ | Inverting maximum duty cycle | No load |  | 87 |  | \% |
| $\eta$ | Total system efficiency | $\mathrm{I}_{\mathrm{O} 1, \mathrm{O} 2}=10$ to 30 mA , $\mathrm{V}_{\mathrm{O} 1}=4.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{O} 2}=-4.9 \mathrm{~V}$ |  | 75 |  | \% |
|  |  | $\mathrm{I}_{\mathrm{O} 1, \mathrm{O} 2}=30$ to 150 mA , $\mathrm{V}_{\mathrm{O} 1}=4.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{O} 2}=-4.9 \mathrm{~V}$ |  | 82 |  | \% |
| $\mathrm{V}_{\text {REF }}$ | Voltage reference | $\mathrm{I}_{\mathrm{REF}}=10 \mu \mathrm{~A}$ | 1.195 | 1.207 | 1.219 | V |
| $\mathrm{I}_{\text {REF }}$ | Voltage reference current capability | At 98.5\% of no load reference voltage | 100 |  |  | $\mu \mathrm{A}$ |
| OTP | Overtemperature protection |  |  | 140 |  | ${ }^{\circ} \mathrm{C}$ |
| OTP $_{\text {HYST }}$ | Overtemperature protection hysteresis |  |  | 15 |  | ${ }^{\circ} \mathrm{C}$ |
| Positive output section |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{O} 1}$ | Positive voltage total variation | $\mathrm{V}_{\text {INA }}=\mathrm{V}_{\text {INP }}=2.3 \mathrm{~V}$ to 4.8 V ; <br> $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$; $\mathrm{I}_{01}=5 \mathrm{~mA}$ to $150 \mathrm{~mA}, \mathrm{I}_{\mathrm{O} 2}$ no load | 4.554 | 4.6 | 4.646 | V |
| $\Delta \mathrm{V}_{\text {O1LT }}$ | Line transient | $\begin{aligned} & \mathrm{V}_{\mathrm{INA}, \mathrm{P}}=3.5 \mathrm{~V} \text { to } 3.0 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{O} 1}=100 \mathrm{~mA} ; \mathrm{T}_{\mathrm{R}}=\mathrm{T}_{\mathrm{F}}=50 \mu \mathrm{~s} \end{aligned}$ |  | -12 |  | mV |
| $\Delta \mathrm{V}_{\text {O1T }}$ | Load transient regulation | $\mathrm{I}_{1}=3$ to 30 mA and $\mathrm{I}_{\mathrm{O} 1}=30$ to $3 \mathrm{~mA}, \mathrm{~T}_{\mathrm{R}}=\mathrm{T}_{\mathrm{F}}=150 \mu \mathrm{~s}$ |  | $\pm 20$ |  | mV |

Table 6. Electrical characteristics (continued)

| Symbol | Parameter | Test conditions | Min. | Typ. | Max | Unit |
| :---: | :--- | :--- | :--- | :--- | :---: | :---: |
| TDMA Noise | TDMA noise immunity | I <br> IT1 |  |  |  |  |
| (1) |  |  |  |  |  |  |

[^0]
## 5 Typical performance characteristics

$\mathrm{V}_{\mathrm{O} 2}=-4.9 \mathrm{~V} ; \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$; See Table 1. for external components used in the tests below.

Figure 4. Max power output vs. $\mathrm{V}_{\text {IN }}$


Figure 5. Efficiency vs. output current


Figure 6. Positive output operation

$\mathrm{I}_{\mathrm{O} 1}=100 \mathrm{~mA}$
Figure 8. Soft-start inrush current


Figure 7. Negative output operation


Figure 9. Output current vs. input voltage


## 6 Detailed description

### 6.1 SWIRE

- Protocol: to digitally communicate over a single cable with single-wire components
- Single-wire's 3 components:

1. An external MCU
2. Wiring and associated connectors
3. STOD03B device with a dedicated single-wire pin.

### 6.1.1 $\quad S_{\text {WIRE }}$ features and benefits

- Fully digital signal
- No handshake needed
- Protection against glitches and spikes though an internal low pass filter acting on falling edge
- Uses a single wire (plus analog ground) to accomplish both communication and power control transmission
- Simplify design with an interface protocol that supplies control and signaling over a single-wire connection to set the output voltages.


### 6.1.2 SWIRE protocol

- $\quad$ Single-wire protocol uses conventional CMOS/TTL logic levels (maximum 0.6 V for logic "zero" and a minimum 1.2 V for logic "one") with operation specified over a supply voltage range of 2.3 V to 4.8 V
- Both master (MCU) and slave (STOD03B) are configured to permit bit sequential data to flow only in one direction at a time; master initiates and controls the device
- Data is bit-sequential with a START bit and a STOP bit
- Signal is transferred in real time
- System clock is not required; each single-wire pulse is self-clocked by the oscillator integrated in the master and is asserted valid within a frequency range of 250 kHz (maximum).


### 6.1.3 $\quad S_{\text {WIRE }}$ basic operations

- The negative output voltage levels are selectable within a wide range (steps of 100 mV )
- The device can be enabled / disabled via S SIRE in combination with the Enable pin.


### 6.2 Negative output voltage levels

Table 7. Default output voltage

| Pulse | $\mathbf{V}_{\mathbf{O} 2}$ | Pulse | $\mathbf{V}_{\mathbf{O 2}}$ | Pulse | $\mathbf{V}_{\mathbf{O 2}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | -5.4 | 11 | -4.4 | 21 | -3.4 |
| 2 | -5.3 | 12 | -4.3 | 22 | -3.3 |
| 3 | -5.2 | 13 | -4.2 | 23 | -3.2 |
| 4 | -5.1 | 14 | -4.1 | 24 | -3.1 |
| 5 | -5.0 | 15 | -4.0 | 25 | -3.0 |
| $6^{(1)}$ | -4.9 | 16 | -3.9 | 26 | -2.9 |
| 7 | -4.8 | 17 | -3.8 | 27 | -2.8 |
| 8 | -4.7 | 18 | -3.7 | 28 | -2.7 |
| 9 | -4.6 | 19 | -3.6 | 29 | -2.6 |
| 10 | -4.5 | 20 | -3.5 | 30 | -2.5 |
|  |  |  |  | 31 | -2.4 |

1. Default value.

### 6.3 Enable and S wire

Table 8. EN and S WIRE operation table $^{(1)}$

| Enable | S $_{\text {WIRE }}$ | Action |
| :---: | :---: | :---: |
| Low | Low | Device off |
| Low | High | Negative output voltage set by S |
| High | Low | Default negative output voltage |
| High | High | Default negative output voltage |

1. The Enable pin must be set to AGND while using the $\mathrm{S}_{\text {WIRE }}$ function.

## 7 Application information

### 7.1 External passive components

### 7.1.1 Inductor selection

Magnetic shielded low ESR power inductors must be chosen as the key passive components for switching converters.

For the step-up converter an inductance between $4.7 \mu \mathrm{H}$ and $6.8 \mu \mathrm{H}$ is recommended.
For the inverting stage the suggested inductance ranges from $3.3 \mu \mathrm{H}$ to $4.7 \mu \mathrm{H}$.
It is very important to select the right inductor according to the maximum current the inductor can handle to avoid saturation. The step-up and the inverting peak current can be calculated as follows:

## Equation 1

$$
\mathrm{I}_{\text {PEAK-BOOST }}=\frac{\mathrm{V}_{\text {MID }} \times \mathrm{I}_{\mathrm{OUT}}}{\eta 1 \times \mathrm{VIN}_{\text {MIN }}}+\frac{\mathrm{VIN}_{\text {MIN }} \times\left(\mathrm{V}_{\text {MID }}-\mathrm{VIN}_{\text {MIN }}\right)}{2 \times \mathrm{V}_{\text {MID }} \times \mathrm{fs} \times \mathrm{L} 1}
$$

## Equation 2

$$
\mathrm{I}_{\text {PEAK -INVERTING }}=\frac{\left(\mathrm{VIN}_{\text {MIN }}-\mathrm{VO}_{\text {MII }}\right) \times \mathrm{xI}_{\mathrm{OUT}}}{\eta 2 \times \mathrm{VIN}_{\text {MIN }}}+\frac{\mathrm{VIN}_{\text {MIN }} \times \mathrm{VO}_{\text {MIN }}}{2 \times\left(\mathrm{VO}_{\text {MIN }}-\mathrm{VIN}_{\text {MIN }}\right) \times \mathrm{fs} \times \mathrm{L} 2}
$$

where
$\mathrm{V}_{\text {MID }}$ : step-up output voltage, fixed at 4.9 V ;
$\mathrm{V}_{\mathrm{O} 2}$ : inverting output voltage including sign (minimum value is the absolute maximum value);
$\mathrm{I}_{\mathrm{O}}$ : output current for both DC-DC converters;
$\mathrm{V}_{\mathrm{IN}}$ : input voltage of STOD03B;
$\mathrm{f}_{\mathrm{s}}$ : switching frequency. Use the minimum value of 1.35 MHz for the worst case;
$\eta 1$ : efficiency of step-up converter. Typical value is 0.70 ;
$\eta 2$ : efficiency of inverting converter. Typical value is 0.60 .
The negative output voltage can be set via $\mathrm{S}_{\text {WIRE }}$ at -5.4 V . Accordingly, the inductor peak current, at the maximum load condition, increases. A proper inductor, with a saturation current as a minimum of 1 A , is preferred.

STOD03B is capable of supplying a load current from 150 mA to 200 mA . Inductors with a saturation current as a minimum of 1 A must be selected.

### 7.1.2 Input and output capacitor selection

It is recommended to use X5R or X7R low ESR ceramic capacitors as input and output capacitors in order to filter any disturbance present in the input line and to obtain stable operation for the two switching converters. A minimum real capacitance value of $6 \mu \mathrm{~F}$ must be guaranteed for $\mathrm{C}_{\mathrm{MID}}, \mathrm{C}_{\mathrm{O} 1}$ and $\mathrm{C}_{\mathrm{O} 2}$ in all conditions. Considering tolerance, temperature variation and DC polarization, $2 \times 10 \mu \mathrm{~F}, 10 \mathrm{~V} \pm 10 \%$ as $\mathrm{C}_{\mathrm{MID}}$, a $10 \mu \mathrm{~F} 10 \mathrm{~V} \pm 10 \%$ capacitor as $\mathrm{C}_{\mathrm{O} 1}$ and $2 \times 10 \mu \mathrm{~F} 10 \mathrm{~V} \pm 10 \%$ as CO 2 can be used to achieve the needed $6 \mu \mathrm{~F}$.

### 7.2 Recommended PCB layout

The STOD03B is a high frequency power switching device and therefore requires a proper PCB layout in order to obtain the necessary stability and optimize line/load regulation and output voltage ripple.

Analog input ( $\mathrm{V}_{\mathrm{INA}}$ ) and power input ( $\mathrm{V}_{\mathrm{INP}}$ ) must be kept separated and connected together at the $\mathrm{C}_{\mathrm{IN}}$ pad only. The input capacitor must be as close as possible to the IC.

In order to minimize ground noise, a common ground node for power ground and a different one for analog ground must be used. In the recommended layout, the AGND node is placed close to $\mathrm{C}_{\text {REF }}$ ground while the PGND node is centered at $\mathrm{C}_{\text {IN }}$ ground. They are connected by a separated layer routing on the bottom through vias.

The exposed pad is connected to AGND through vias.
Figure 10. Top layer and top silk-screen (top view, not to scale)


Figure 11. Bottom layer and silk-screen (top view, not to scale)


## 8 Detailed description

### 8.1 General description

The STOD03B is a high efficiency dual DC-DC converter which integrates a step-up with an LDO and inverting power stages suitable for supplying AMOLED panels. Thanks to the high level of integration it needs only 6 external components to operate and it achieves very high efficiency using a synchronous rectification technique for each of the two DC-DC converters. This topology of a boost followed by an LDO regulator offers an efficient ripple reduction solution for loads up to 200 mA . The controller uses an average current mode technique in order to obtain good stability and precise voltage regulation in all possible conditions of input voltage, output voltage, and output current. In addition, the peak inductor current is monitored in order to avoid saturation of the coils. The STOD03B implements a power saving technique in order to maintain high efficiency at very light load and it switches to PWM operation as the load increases, in order to guarantee the best dynamic performance and low noise operation. The STOD03B avoids battery leakage thanks to the true-shutdown feature and it is self protected by overtemperature. Undervoltage lockout and soft-start guarantee proper operation during startup.

### 8.1.1 Multiple operation modes

Both the step-up and the inverting stage of the STOD03B operate in three different modes: pulse skipping mode (PSM), discontinuous conduction mode (DCM), and continuous conduction mode (CCM). It switches automatically between the three modes according to input voltage, output current, and output voltage conditions.

## Pulse skipping operation:

The STOD03B works in pulse skipping mode when the load current is below a few mA.
The load current level at which this way of operating occurs depends on input voltage only for the step-up converter and on input voltage and negative output voltage $\left(\mathrm{V}_{\mathrm{O} 2}\right)$ for the inverting converter.

## Discontinuous conduction mode:

When the load increases above some tens of mA, the STOD03B enters DCM operation.
In order to obtain this type of operation the controller must avoid the inductor current going negative. The discontinuous mode detector (DMD) blocks sense the voltage across the synchronous rectifiers (P1B for the step-up and N2 for the inverting) and turn off the switches when the voltage crosses a defined threshold which, in turn, represents a certain current in the inductor. This current can vary according to the slope of the inductor current which depends on input voltage, inductance value, and output voltage.

## Continuous conduction mode:

At medium/high output loads, the STOD03B enters full CCM at constant switching frequency mode for each of the two DC-DC converters.

### 8.1.2 Enable pin

The device operates when the EN pin is set high. If the EN pin is set low, the device stops switching, and all the internal blocks are turned off. In this condition the current drawn from $\mathrm{V}_{\text {INP }} / \mathrm{V}_{\text {INA }}$ is below $1 \mu \mathrm{~A}$ in the whole temperature range. In addition, the internal switches are in an OFF state so the load is electrically disconnected from the input, this avoids unwanted current leakage from the input to the load.

### 8.1.3 Soft-start and inrush current limiting

After the EN pin is pulled high, or after a suitable voltage is applied to $\mathrm{V}_{\text {INP }} \mathrm{V}_{\text {INA }}$ and EN, the device initiates the startup phase. As a first step, the $\mathrm{C}_{\text {MID }}$ capacitor is charged and the P 1 B switch implements a current limiting technique in order to keep the charge current below 400 mA . This avoids the battery overloading during startup. After $\mathrm{V}_{\text {MID }}$ reaches the $\mathrm{V}_{\text {INP }}$ voltage level, the P1B switch is fully turned on and the soft-start procedure for the step-up is started.

After around 2 ms the soft-start for the inverting is started. The positive and negative voltages are under regulation by around 6 ms after the EN pin is asserted high.

### 8.1.4 Undervoltage lockout

The undervoltage lockout function avoids improper operation of the STOD03B when the input voltage is not high enough. When the input voltage is below the UVLO threshold the device is in shutdown mode. The hysteresis of 50 mV avoids unstable operation when the input voltage is close to the UVLO threshold.

### 8.1.5 Overtemperature protection

An internal temperature sensor continuously monitors the IC junction temperature. If the IC temperature exceeds $140^{\circ} \mathrm{C}$, typical, the device stops operating. As soon as the temperature falls below $125^{\circ} \mathrm{C}$, typical, normal operation is restored.

## $9 \quad$ Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK ${ }^{\circledR}$ packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.
$\square$

| Dim. | mm. |  |  | inch. |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |
| A | 0.51 | 0.55 | 0.60 | 0.020 | 0.022 | 0.024 |
| A1 | 0 | 0.02 | 0.05 | 0 | 0.001 | 0.002 |
| A3 |  | 0.20 |  |  | 0.008 |  |
| b | 0.18 | 0.25 | 0.30 | 0.007 | 0.010 | 0.012 |
| D | 2.85 | 3 | 3.15 | 0.112 | 0.118 | 0.124 |
| D2 | 1.87 | 2.02 | 2.12 | 0.074 | 0.080 | 0.083 |
| E | 2.85 | 3 | 3.15 | 0.112 | 0.118 | 0.124 |
| E2 | 1.06 | 1.21 | 1.31 | 0.042 | 0.048 | 0.052 |
| e |  | 0.45 |  |  | 0.018 |  |
| L | 0.30 | 0.40 | 0.50 | 0.012 | 0.016 | 0.020 |



Tape \& reel QFNxx/DFNxx (3x3) mechanical data

| DIM. | mm. |  |  | inch |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP | MAX. | MIN. | TYP. | MAX. |
| A |  |  | 330 |  |  | 12.992 |
| C | 12.8 |  | 13.2 | 0.504 |  | 0.519 |
| D | 20.2 |  |  | 0.795 |  |  |
| N | 99 |  | 101 | 3.898 |  | 3.976 |
| T |  | 3.3 |  |  | 0.130 |  |
| Ao |  | 3.3 |  |  | 0.130 |  |
| Bo |  | 1.1 |  |  | 0.043 |  |
| Ko |  | 4 |  |  | 0.157 |  |
| Po |  | 8 |  |  | 0.315 |  |
| P |  |  |  |  |  |  |



Figure 12. DFN12L ( $3 \times 3 \mathrm{~mm}$ ) footprint recommended data


## 10 Revision history

Table 9. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :--- |
| $19-$ Dec-2011 | 1 | Initial release. |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER’S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2011 STMicroelectronics - All rights reserved

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America


[^0]:    1. $\mathrm{V}_{\text {INA, }}=4.2$ to $3.7 \mathrm{~V}, 3.7$ to 3.2 V , 3.4 to $2.9 \mathrm{~V}, \mathrm{f}=200 \mathrm{~Hz}, \mathrm{t}_{\mathrm{ON}}=3.65 \mathrm{~ms}, \mathrm{t}_{\mathrm{OFF}}=1.25 \mathrm{~ms}, \mathrm{~T}_{\mathrm{R}}=\mathrm{T}_{\mathrm{F}}=50 \mu \mathrm{~s}$, pulse signal.
